# Single/Dual LVDS Line Receivers with "In-Path" Fail-Safe 

## General Description

The MAX9171/MAX9172 single/dual low-voltage differential signaling (LVDS) receivers are designed for high-speed applications requiring minimum power consumption, space, and noise. Both devices support switching rates exceeding 500Mbps while operating from a single 3.3V supply.
The MAX9171 is a single LVDS receiver and the MAX9172 is a dual LVDS receiver. Both devices conform to the ANSI TIA/EIA-644 LVDS standard and convert LVDS to LVTTL/LVCMOS-compatible outputs. A fail-safe feature sets the outputs high when the inputs are undriven and open, terminated, or shorted. The MAX9171/MAX9172 are available in 8-pin SO packages and space-saving thin DFN and SOT23 packages.
For lower skew devices, refer to the MAX9111/ MAX9113 data sheet.

## Applications

Multipoint Backplane Interconnect
Laser Printers
Digital Copiers
Cellular Phone Base Stations
LCD Displays
Network Switches/Routers
Clock Distribution

Features

- Input Accepts LVDS and LVPECL
- In-Path Fail-Safe Circuit
- Space-Saving 8-Pin TDFN and SOT23 Packages
- Fail-Safe Circuitry Sets Output High for Open, Undriven Shorted, or Undriven Terminated Output
- Flow-Through Pinout Simplifies PCB Layout
- Guaranteed 500Mbps Data Rate
- Second Source to DS90LV018A and DS90LV028A (SO Packages Only)
- Conforms to ANSI TIA/EIA-644 Standard
- 3.3V Supply Voltage
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Operating Temperature Range
- Low-Power Dissipation

Ordering Information

| PART | PIN-PACKAGE | TOP <br> MARK | PKG <br> CODE |
| :--- | :--- | :---: | :---: |
| MAX9171EKA-T | 8 SOT23-8 | AALX | K8-1 |
| MAX9171ESA | 8 SO | - | S8-2 |
| MAX9171ETA* | 8 Thin DFN-EP** | - | T833-2 |
| MAX9172EKA-T | 8 SOT23-8 | AALY | $\mathrm{K} 8-1$ |
| MAX9172ESA | 8 SO | - | S8-2 |
| MAX9172ETA* | 8 Thin DFN-EP** | - | T833-2 |

Note: All devices are specified over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ operating temperature range.
*Future product-contact factory for availability.
**EP = Exposed pad.
$T$ = Tape-and-reel.

Pin Configurations


For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

## Single/Dual LVDS Line Receivers with "In-Path" Fail-Safe

## ABSOLUTE MAXIMUM RATINGS

| $V_{C C}$ to GND | -0.3 V to +4.0 V |
| :---: | :---: |
| IN_+, IN_- to GND | -0.3V to +4.0V |
| OUT_ to GND .......................................-0.3V | ( V cc +0.3 V ) |
| Continuous Power Dissipation ( $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ ) |  |
| 8 -Pin SOT23 (derate $8.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ) | 714 mW |
| 8 -Pin SO (derate $5.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ) | 471 mW |
| 8 -Pin TDFN (derate $24.4 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ) | 1951mW |

Operating Temperature Range .......................... $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Junction Temperature .................................................... $150^{\circ} \mathrm{C}$
Storage Temperature Range ............................ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
ESD Protection
Human Body Model (IN_+, IN_-) $\pm 13 \mathrm{kV}$
Lead Temperature (soldering, 10s) ................................. $300^{\circ} \mathrm{C}$

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\left(\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}\right.$ to 3.6 V , differential input voltage $\mathrm{I} \mathrm{V}_{\mathrm{ID}}=0.1 \mathrm{~V}$ to 1.2 V , receiver input voltage $=0$ to $\mathrm{V}_{\mathrm{CC}}$, common-mode voltage $\mathrm{V}_{\mathrm{CM}}=$ $\left|V_{I D} / 2\right|$ to $\left(V_{C C}-\left|V_{I D} / 2\right|\right), T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{V}_{C C}=3.3 \mathrm{~V}, \mathrm{IV}_{I D} \mathrm{I}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1.2 \mathrm{~V}$, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Notes 1, 2)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LVDS INPUTS (IN_+, IN_-) |  |  |  |  |  |  |  |
| Differential Input High Threshold | $V_{\text {TH }}$ | Figure 1 |  |  | -40 | 0 | mV |
| Differential Input Low Threshold | $\mathrm{V}_{\text {TL }}$ | Figure 1 |  | -100 | -40 |  | mV |
| Input Current (Noninverting Input) | $1 \mathrm{~N}+$ | Figure 1 |  | +0.5 | -2.1 | -5.0 | $\mu \mathrm{A}$ |
| Power-Off Input Current (Noninverting Input) | IIN+OFF | $\mathrm{V}_{\mathrm{IN}+}=0$ to $3.6 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0$ to $3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0$ or open (Figure 1) |  | -0.5 | 0 | +0.5 | $\mu \mathrm{A}$ |
| Input Current (Inverting Input) | IIN- | Figure 1 |  | -0.5 | +4.4 | +10.0 | $\mu \mathrm{A}$ |
| Power-Off Input Current (Inverting Input) | lin-OFF | $\mathrm{V}_{\mathrm{IN}+}=0$ to $3.6 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0$ to $3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0$ or open (Figure 1) |  | -0.5 | 0 | +0.5 | $\mu \mathrm{A}$ |
| LVCMOS/LVTTL OUTPUTS (OUT_) |  |  |  |  |  |  |  |
| Output High Voltage | VOH | $\mathrm{IOH}=-4.0 \mathrm{~mA}$ | Open, undriven short, or undriven parallel termination | 2.7 | 3.2 |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{ID}}=0 \mathrm{~V}$ | 2.7 | 3.2 |  |  |
| Output Low Voltage | VOL | $\mathrm{IOL}=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{ID}}=-100 \mathrm{mV}$ |  |  | 0.1 | 0.4 | V |
| Output Short-Circuit Current | los | Vout_ $=0$ (Note 3) |  | -45 | -77 | -120 | mA |
| POWER SUPPLY |  |  |  |  |  |  |  |
| Supply Current | Icc | Inputs open | MAX9171 |  | 3.6 | 6 | mA |
|  |  |  | MAX9172 |  | 7.0 | 9 |  |

## Single/Dual LVDS Line Receivers with "In-Path" Fail-Safe

## SWITCHING CHARACTERISTICS

$\left(\mathrm{V}_{C C}=3.0 \mathrm{~V}\right.$ to $3.6 \mathrm{~V}, \mathrm{CL}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{IV} \mathrm{V} \mid=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1.2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{V}_{\mathrm{CC}}=$ $3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Notes $\left.4,5,6\right)$

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Differential Propagation Delay High to Low | tPHLD | Figures 2, 3 | 1.0 | 1.65 | 2.5 | ns |
| Differential Propagation Delay Low to High | tPLHD | Figures 2, 3 | 1.0 | 1.62 | 2.5 | ns |
| Differential Pulse Skew ItPHLD - tPLHD | tSKD1 | Figures 2, 3 (Note 7) |  | 30 | 400 | ps |
| Differential Channel-to-Channel Skew (MAX9172) | tSKD2 | Figures 2, 3 (Note 8) |  | 40 | 500 | ps |
| Differential Part-to-Part Skew | tSKD3 | Figures 2, 3 (Note 9) |  |  | 1 | ns |
|  | tSKD4 | Figures 2, 3 (Note 10) |  |  | 1.5 |  |
| Rise Time | tTLH | Figures 2, 3 |  | 0.55 | 0.8 | ns |
| Fall Time | tTHL | Figures 2, 3 |  | 0.51 | 0.8 | ns |
| Maximum Operating Frequency | $f_{\text {max }}$ | All channels switching, V OL(MAX) $=0.4 \mathrm{~V}$, $\mathrm{VOH}_{(\mathrm{MIN})}=2.7 \mathrm{~V}, 40 \%<$ duty cycle $<60 \%$ | 250 | 300 |  | MHz |

Note 1: Current into a pin is defined as positive. Current out of a pin is defined as negative. All voltages are referenced to GND except $\mathrm{V}_{T H}, \mathrm{~V}_{\mathrm{TL}}$, and $\mathrm{V}_{\text {ID }}$.
Note 2: All devices are $100 \%$ production tested at $T_{A}=+25^{\circ} \mathrm{C}$ and are guaranteed by design for $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, as specified.
Note 3: Short only one output at a time. Do not exceed the absolute maximum junction temperature specification.
Note 4: AC parameters are guaranteed by design and not production tested.
Note 5: $C_{L}$ includes scope probe and test jig capacitance.
Note 6: Pulse generator output conditions: $t_{\mathrm{R}}=\mathrm{tF}<1 \mathrm{~ns}(0 \%$ to $100 \%)$, frequency $=250 \mathrm{MHz}, 50 \%$ duty cycle, $\mathrm{V}_{\mathrm{OH}}=1.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.1 \mathrm{~V}$.
Note 7: tSKD1 is the magnitude of the difference of differential propagation delays in a channel. tSKD1 = ItPHLD - tPLHDI.
Note 8: $\operatorname{tSKD2}$ is the magnitude of the difference of the tPLHD or tPHLD of one channel and the tPLHD or tPHLD of the other channel on the same part.
Note 9: $\operatorname{tSKD3}$ is the magnitude of the difference of any differential propagation delays between parts at the same $V_{C C}$ and within $5^{\circ} \mathrm{C}$ of each other.
Note 10: tSKD4 is the magnitude of the difference of any differential propagation delays between parts operating over the rated supply and temperature ranges.
_Typical Operating Characteristics
$\left(\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1.2 \mathrm{~V}, \mathrm{IV}_{\mathrm{ID}}=0.2 \mathrm{~V}, \mathrm{f} \mathrm{I}=200 \mathrm{MHz}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, unless otherwise specified.)


# Single/Dual LVDS Line Receivers with "In-Path" Fail-Safe 

Typical Operating Characteristics (continued)
$\left(\mathrm{V}_{C C}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1.2 \mathrm{~V}, \mathrm{IV}_{\mathrm{ID}}=0.2 \mathrm{~V}, \mathrm{f} \mathrm{I}=200 \mathrm{MHz}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, unless otherwise specified.)


Single/Dual LVDS Line Receivers with "In-Path" Fail-Safe

| PIN |  | NAME | FUNCTION |  |
| :---: | :---: | :---: | :--- | :---: |
| SOT23 | SO/TDFN |  | VCC |  | | Positive Power-Supply Input. Bypass with a 0.1 $\mu \mathrm{F}$ and a 0.001 $\mu \mathrm{F}$ capacitor to GND with the |
| :--- |
| smallest capacitor closest to the pin. |

MAX9172 Pin Description

| PIN |  | NAME | FUNCTION |  |
| :---: | :---: | :---: | :--- | :---: |
| SOT23 | SO/TDFN |  |  |  |
| 1 | 8 | VCC | Positive Power-Supply Input. Bypass with a $0.1 \mu F$ and a $0.001 \mu$ F capacitor to GND with the <br> smallest capacitor closest to the pin. |  |
| 2 | 5 |  | Ground |  |
| 3 | 7 | OUT1 | Receiver Output 1 |  |
| 4 | 6 | OUT2 | Receiver Output 2 |  |
| 5 | 4 | IN2- | Inverting Differential Receiver Input 2 |  |
| 6 | 3 | IN2 + | Noninverting Differential Receiver Input 2 |  |
| 7 | 2 | IN1+ | Noninverting Differential Receiver Input 1 |  |
| 8 | 1 | IN1- | Inverting Differential Receiver Input 1 |  |
| - | (TDFN only) | EP | Exposed Paddle. Solder to PCB ground. |  |

## Detailed Description

## LVDS Inputs

The MAX9171/MAX9172 feature LVDS inputs for interfacing high-speed digital circuitry. The LVDS interface standard is a signaling method intended for point-topoint communication over controlled-impedance media, as defined by the ANSI TIA/EIA-644 standards. The technology uses low-voltage signals to achieve fast transition times and minimize power dissipation and noise immunity. The MAX9171/MAX9172 convert LVDS
Table 1. Input-Output Function Table

| INPUTS | OUTPUT |
| :---: | :---: |
| (IN_+) - (IN_-) | OUT_ $_{-}$ |
| $\geq 0 \mathrm{mV}$ | High |
| $\leq-100 \mathrm{mV}$ | Low |
| Open | High |
| Undriven short | High |
| Undriven parallel termination | High |

signals to LVCMOS/LVTTL signals at rates in excess of 500 Mbps . These devices are capable of detecting differential signals as low as 100 mV and as high as 1.2 V within a 0 to VCC input voltage range. Table 1 is the input-output function table.

Fail-Safe
The MAX9171/MAX9172 fail-safe drives the receiver output high when the differential input is:

- Open
- Undriven and shorted
- Undriven and terminated

Without fail-safe, differential noise at the input may switch the receiver and appear as data to the receiving system. An open input occurs when a cable and termination are disconnected. An undriven, terminated input occurs when a cable is disconnected with the termination still connected across the receiver inputs or when the driver of a receiver is in high impedance. An undriven, shorted input can occur due to a shorted cable.

# Single/Dual LVDS Line Receivers with "In-Path" Fail-Safe 



Figure 1. Input with In-Path Fail-Safe Network Equivalent Circuit


Figure 2. Propagation Delay and Transition Test Time Circuit

In-Path vs. Parallel Fail-Safe
The MAX9171/MAX9172 have in-path fail-safe that is compatible with in-path fail-safe receivers, such as the DS90LV018A and DS90LV028A. Refer to the MAX9111/ MAX9113 data sheet for pin-compatible receivers with parallel fail-safe and lower jitter. Refer to the MAX9130 data sheet for a single LVDS receiver with parallel failsafe in an SC70 package.

The MAX9171/MAX9172 with in-path fail-safe are designed with a +40 mV input offset voltage, a $2.5 \mu \mathrm{~A}$ current source between VCC and the noninverting input, and a $5 \mu \mathrm{~A}$ current sink between the inverting input and ground (Figure 1). If the differential input is open, the $2.5 \mu \mathrm{~A}$ current source pulls the input to $\mathrm{V}_{\mathrm{CC}}$ 0.7 V and the $5 \mu \mathrm{~A}$ source sink pulls the inverting input to ground, which drives the receiver output high. If the differential input is shorted or terminated with a typical value termination resistor, the +40 mV offset drives the receiver output high. If the input is terminated and floating, the receiver output is driven high by the +40 mV offset, and the $2: 1$ current sink to current source ratio $(5 \mu \mathrm{~A}: 2.5 \mu \mathrm{~A})$ pulls the inputs to ground. This can be an advantage when switching between drivers on a multipoint bus because the change in common-mode voltage from ground to the typical driver offset voltage of 1.2 V is not as much as the change from $\mathrm{V}_{\mathrm{CC}}$ to 1.2 V (parallel fail-safe pulls the bus to VCC). Figure 2 shows the propagation delay and transition test time circuit and Figure 3 shows the propagation delay and transition test time waveforms.


Figure 3. Propagation Delay and Transition Time Waveforms

# Single/Dual LVDS Line Receivers with "In-Path" Fail-Safe 

## ESD Protection

ESD protection structures are incorporated on all pins to protect against electrostatic discharges encountered during handling and assembly. The receiver inputs of the MAX9171/MAX9172 have extra protection against static electricity. These pins are protected to $\pm 13 \mathrm{kV}$ without damage. The structures withstand ESD during normal operation and when powered down.
The receiver inputs of these devices are characterized for protection to the limit of $\pm 13 \mathrm{kV}$ using the Human Body Model.

Human Body Model
Figure 4a shows the Human Body Model, and Figure 4b shows the current waveform it generates when discharged into a low-impedance load. This model consists of a 100 pF capacitor charged to the ESD test voltage, which is then discharged into the test device through a $1.5 \mathrm{k} \Omega$ resistor.

## Applications Information

## Supply Bypassing

Bypass Vcc with high-frequency surface-mount ceramic $0.1 \mu \mathrm{~F}$ and $0.001 \mu \mathrm{~F}$ capacitors in parallel, as close to the device as possible, with the $0.001 \mu \mathrm{~F}$ capacitor closest to the device. For additional supply bypassing, place a $10 \mu \mathrm{~F}$ tantalum or ceramic capacitor at the point where power enters the circuit board.

## Differential Traces

Input trace characteristics affect the performance of the MAX9171/MAX9172. Use controlled-impedance PCB traces to match the cable characteristic impedance.
Eliminate reflections and ensure that noise couples as common mode by running the differential traces close together. Reduce skew by matching the electrical length of traces.
Each channel's differential signals should be routed close to each other to cancel their external magnetic field. Maintain a constant distance between the differential traces to avoid discontinuities in differential impedance. Avoid $90^{\circ}$ turns and minimize the number of vias to further prevent impedance discontinuities.

## Cables and Connectors

Transmission media typically have a controlled differential impedance of about $100 \Omega$. Use cables and connectors that have matched differential impedance to minimize impedance discontinuities. Balanced cables tend to pick up noise as common mode, which is rejected by the LVDS receiver.

Termination
The MAX9171/MAX9172 require an external termination resistor. The termination resistor should match the differential impedance of the transmission line. Termination resistance values may range between $90 \Omega$ to $132 \Omega$, depending on the characteristic impedance of the transmission medium.
When using the MAX9171/MAX9172, minimize the distance between the input termination resistors and the MAX9171/MAX9172 receiver inputs. Use a single 1\% surface-mount resistor.

Board Layout
For LVDS applications, a four-layer PCB that provides separate power, ground, LVDS signals, and output signals is recommended. Separate the input LVDS signals from the output signals to prevent crosstalk. Solder the exposed pad on the TDFN package to a pad connected to the PCB ground plane by a matrix of vias. Connecting the exposed pad is not a substitute for connecting the ground pin. Always connect pin 5 on the TDFN package to ground.


Figure 4a. Human Body ESD Test Modules


Figure 4b. Human Body Current Waveform

Chip Information
TRANSISTOR COUNT: 624
PROCESS: CMOS

## Single/Dual LVDS Line Receivers with "In-Path" Fail-Safe

Package Information
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)


## Single/Dual LVDS Line Receivers with "In-Path" Fail-Safe

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)

$\underline{\text { TOP VIEW }}$


FRONT VIEW

|  | INCHES |  | MILLIMETERS |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |  |  |
| A | 0.053 | 0.069 | 1.35 | 1.75 |  |  |
| A1 | 0.004 | 0.010 | 0.10 | 0.25 |  |  |
| B | 0.014 | 0.019 | 0.35 | 0.49 |  |  |
| C | 0.007 | 0.010 | 0.19 | 0.25 |  |  |
| e | 0.050 |  | BSC | 1.27 |  | BSC |
| E | 0.150 | 0.157 | 3.80 | 4.00 |  |  |
| H | 0.228 | 0.244 | 5.80 | 6.20 |  |  |
| L | 0.016 | 0.050 | 0.40 | 1.27 |  |  |

VARIATIONS:

|  | INCHES |  | MILLIMETERS |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX | N | MS012 |  |
| D | 0.189 | 0.197 | 4.80 | 5.00 | 8 | AA |  |
| D | 0.337 | 0.344 | 8.55 | 8.75 | 14 | AB |  |
| D | 0.386 | 0.394 | 9.80 | 10.00 | 16 | AC |  |



SIDE VIEW

NOTES:

1. D\&E DO NOT INCLUDE MOLD FLASH.
2. MOLD FLASH OR PROTRUSIONS NOT TO EXCEED 0.15 mm (.006").
3. LEADS TO BE COPLANAR WITHIN 0.10 mm (.004").

|  |  |  |  |
| :---: | :---: | :---: | :---: |
| TTTLE: |  |  |  |
| PACKAGE OUTLINE, .150" SOIC |  |  |  |
| APPRoval | $\begin{array}{\|} \text { DOCUMENT CONTROL NO. } \\ 21-0041 \end{array}$ | B | 1/1 |

## Single/Dual LVDS Line Receivers with "In-Path" Fail-Safe

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)


## Single/Dual LVDS Line Receivers with "In-Path" Fail-Safe

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)


Revision History
Pages changed at Rev 2: 1, 2, 3, 6, 8, 10, 11, 12

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.
$\qquad$

